paolo colletti - Academia.edu (original) (raw)

paolo colletti

Uploads

Papers by paolo colletti

Research paper thumbnail of Method and apparatus for protecting an integrated circuit from current overload

Research paper thumbnail of Protection circuit and method for power transistors, voltage regulator using the same

Research paper thumbnail of Overvoltage protection device for an integrated circuit and corresponding method

Research paper thumbnail of A single-chip 9-32 mb/s read/write channel for disk-drive applications

IEEE Journal of Solid-state Circuits, 1995

This paper reports on a single-chip read/write channel for disk drive. The integrated circuit imp... more This paper reports on a single-chip read/write channel for disk drive. The integrated circuit implements a peak detector architecture fully compatible with zoned-bit recording applications. The chip contains all the functions needed to implement a high performance read channel, i.e., pulse detector, programmable active filter, servo demodulator, frequency synthesizer, data separator and RLL(1,7) ENDEC. The design has been done in a way that takes full advantage of the features available in a BiCMOS technology to achieve power saving, high speed and immunity to cross-talk from digital to analog. The IC is fabricated in a 1.2 p BiCMOS technology and has an active area of approximately 28 mm'. While operating from a single 5 V supply the power consumption is only 450 mW at 32 Mbls.

Research paper thumbnail of A single-chip 9-32 mb/s read/write channel for disk-drive applications

IEEE Journal of Solid-state Circuits, 1995

This paper reports on a single-chip read/write channel for disk drive. The integrated circuit imp... more This paper reports on a single-chip read/write channel for disk drive. The integrated circuit implements a peak detector architecture fully compatible with zoned-bit recording applications. The chip contains all the functions needed to implement a high performance read channel, i.e., pulse detector, programmable active filter, servo demodulator, frequency synthesizer, data separator and RLL(1,7) ENDEC. The design has been done in a way that takes full advantage of the features available in a BiCMOS technology to achieve power saving, high speed and immunity to cross-talk from digital to analog. The IC is fabricated in a 1.2 p BiCMOS technology and has an active area of approximately 28 mm'. While operating from a single 5 V supply the power consumption is only 450 mW at 32 Mbls.

Research paper thumbnail of Method and apparatus for protecting an integrated circuit from current overload

Research paper thumbnail of Protection circuit and method for power transistors, voltage regulator using the same

Research paper thumbnail of Overvoltage protection device for an integrated circuit and corresponding method

Research paper thumbnail of A single-chip 9-32 mb/s read/write channel for disk-drive applications

IEEE Journal of Solid-state Circuits, 1995

This paper reports on a single-chip read/write channel for disk drive. The integrated circuit imp... more This paper reports on a single-chip read/write channel for disk drive. The integrated circuit implements a peak detector architecture fully compatible with zoned-bit recording applications. The chip contains all the functions needed to implement a high performance read channel, i.e., pulse detector, programmable active filter, servo demodulator, frequency synthesizer, data separator and RLL(1,7) ENDEC. The design has been done in a way that takes full advantage of the features available in a BiCMOS technology to achieve power saving, high speed and immunity to cross-talk from digital to analog. The IC is fabricated in a 1.2 p BiCMOS technology and has an active area of approximately 28 mm'. While operating from a single 5 V supply the power consumption is only 450 mW at 32 Mbls.

Research paper thumbnail of A single-chip 9-32 mb/s read/write channel for disk-drive applications

IEEE Journal of Solid-state Circuits, 1995

This paper reports on a single-chip read/write channel for disk drive. The integrated circuit imp... more This paper reports on a single-chip read/write channel for disk drive. The integrated circuit implements a peak detector architecture fully compatible with zoned-bit recording applications. The chip contains all the functions needed to implement a high performance read channel, i.e., pulse detector, programmable active filter, servo demodulator, frequency synthesizer, data separator and RLL(1,7) ENDEC. The design has been done in a way that takes full advantage of the features available in a BiCMOS technology to achieve power saving, high speed and immunity to cross-talk from digital to analog. The IC is fabricated in a 1.2 p BiCMOS technology and has an active area of approximately 28 mm'. While operating from a single 5 V supply the power consumption is only 450 mW at 32 Mbls.

Log In