Analysis of exponentially decaying pulse shape DACs in continuous-time sigma-delta modulators (original) (raw)

2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012), 2012

Abstract

ABSTRACT The performance of continuous-time (CT) sigmadelta (ΣΔ) modulators is severely degraded by the clock jitter induced timing variation in their feedback digital-to-analog converters (DACs). To mitigate this non-ideality, jitter sensitivity reduction techniques that employ exponentially decaying pulse shape DACs have been recently reported. In this paper, exponentially decaying DACs are investigated and generalized expressions are derived. In addition, another exponentially decaying DAC is proposed, which can potentially achieve both good jitter immunity and amplitude efficiency. To validate the theoretical results, the proposed DAC, together with other exponentially decaying DACs, are employed in a 3rd order 1-bit CT ΣΔ modulator test case and evaluated through behavioral simulations.

Saul Rodriguez hasn't uploaded this paper.

Let Saul know you want this paper to be uploaded.

Ask for this paper to be uploaded.